- 易迪拓培训,专注于微波、射频、天线设计工程师的培养
How to do the em-cosimulation of a CPWG circuit board?
录入:edatop.com 点击:
I want to do the em-cosimulation of a power amplifier circuit board, and the substrate is CPWG.
Please see the attached picture(layout.png), and that's the output matching of the power amplifier circuit.
I have set 7 port.
Port1(P1),Port2(P2),Port3(P3) for input, output,DC bias
Port4(P4+,P5-),Port5(P6+,P7-),Port6(P8+,P9-),Port7(P10+,P11-) for placing SMD components.
My substrate is as (substrate.png),
For the CPWG substrate, I have few questions:
1. For the cond, I don't know what is the difference between "sheet" and "Intrude into substrate" ?
2. Is it right to place via at substrate to let the metal beside the signal metal be grounded?
For the port calibration,
I've set "TML" for the input,output,and dc port, and set "SMD" for the ports which are for placing the SMD component.
I set the em simulation frequency from 0~2GHz, but when the simulation start, there are some warnings:
"Layout healing changed the layout. The actual
highest aggregate snap distance was 0.04 mm.
Further details have been written to the DRC
report."
"The port setup needed to be corrected:
Calibration will not be used for port "P6" (pins
"P4" and "P5" are not on the edge between a
conductive and a nonconductive region)."
And all the SMD ports have the same message.
I change the calibration "SMD" to "None", and there is only the first warning left.
The result is as (result.png)
I don't know why can't I choose SMD calibration??
Besides,the result only shows S11,but I have more than one port!?
My final goal is to simulate the schematic and see the Zin at 2GHz.(final.png)
But it has an error:
"Error detected by hpeesofsim during netlist parsing.
`(' illegal: valid characters in design names are alphanumeric or _`@#&+-=^
define "Output_Match_layout(2)" ( P1 P2 P3 P4 P5 P6 P7 P8 P9 P10 P11 Ref=0 ))
But I didn't change the Pin name.
Does anyone have idea??
Thanks for replying~~
ps. I've attached my workspace.(Outputmatching_wrk.7z)
jeff0283 on Jul 16, 2015 9:38 AM
Please see the attached picture(layout.png), and that's the output matching of the power amplifier circuit.
I have set 7 port.
Port1(P1),Port2(P2),Port3(P3) for input, output,DC bias
Port4(P4+,P5-),Port5(P6+,P7-),Port6(P8+,P9-),Port7(P10+,P11-) for placing SMD components.
My substrate is as (substrate.png),
For the CPWG substrate, I have few questions:
1. For the cond, I don't know what is the difference between "sheet" and "Intrude into substrate" ?
2. Is it right to place via at substrate to let the metal beside the signal metal be grounded?
For the port calibration,
I've set "TML" for the input,output,and dc port, and set "SMD" for the ports which are for placing the SMD component.
I set the em simulation frequency from 0~2GHz, but when the simulation start, there are some warnings:
"Layout healing changed the layout. The actual
highest aggregate snap distance was 0.04 mm.
Further details have been written to the DRC
report."
"The port setup needed to be corrected:
Calibration will not be used for port "P6" (pins
"P4" and "P5" are not on the edge between a
conductive and a nonconductive region)."
And all the SMD ports have the same message.
I change the calibration "SMD" to "None", and there is only the first warning left.
The result is as (result.png)
I don't know why can't I choose SMD calibration??
Besides,the result only shows S11,but I have more than one port!?
My final goal is to simulate the schematic and see the Zin at 2GHz.(final.png)
But it has an error:
"Error detected by hpeesofsim during netlist parsing.
`(' illegal: valid characters in design names are alphanumeric or _`@#&+-=^
define "Output_Match_layout(2)" ( P1 P2 P3 P4 P5 P6 P7 P8 P9 P10 P11 Ref=0 ))
But I didn't change the Pin name.
Does anyone have idea??
Thanks for replying~~
ps. I've attached my workspace.(Outputmatching_wrk.7z)
jeff0283 on Jul 16, 2015 9:38 AM
附图/附件
final.png
layout.png
substrate.png
result.png
申明:网友回复良莠不齐,仅供参考。如需专业帮助,请学习易迪拓培训专家讲授的ADS视频培训课程。
上一篇:Designing Coupled-Line Balun to feed printed-dipole antenna
下一篇:Exacting RLGC file
ADS培训课程推荐详情>>
国内最全面、最专业的Agilent ADS培训课程,可以帮助您从零开始,全面系统学习ADS设计应用【More..】
- Agilent ADS教学培训课程套装
- 两周学会ADS2011、ADS2013视频教程
- ADS2012、ADS2013射频电路设计详解
- ADS高低阻抗线微带滤波器设计培训教程
- ADS混频器仿真分析实例视频培训课程
- ADS Momentum电磁仿真设计视频课程
- ADS射频电路与通信系统设计高级培训
- ADS Layout和电磁仿真设计培训视频
- ADS Workspace and Simulators Training Course
- ADS Circuit Simulation Training Course
- ADS Layout and EM Simulation Training Course
- Agilent ADS 内部原版培训教材合集