- 易迪拓培训,专注于微波、射频、天线设计工程师的培养
基于 FPGA 的数字存储示波器对外围芯片的控制设计
录入:edatop.com 点击:
基于 FPGA 的数字存储示波器对外围芯片的控制设计
内容简介:数字存储示波器采用ARM与FPGA双处理器结合的嵌入式系统设计方案,重点介绍在FPGA中如何实现对外围芯片的通信与驱动,采用VHDL语言,以逐层描述的设计模式,分成ARM接口通信控制模块和外围芯片驱动功能模块,整个设计主要负责接收ARM的控制指令,根据其指令要求,发送控制命令到其它芯片驱动功能模块,协调整个数据采样过程,确保数据按照如采样率、采样方式、触发方式等参数设置要求进行采样,确保采样数据的可靠性。
Abstract:The Digital storage oscilloscope uses an embedded design system of ARM and FPGA dual -processor, focusing on how to achieve communication and drive for Peripheral chips in the FPGA .Using VHDL language and layer -by-layer descrip-tion of the design mode , this design is divided into ARM Interface communication control module and Peripheral chip driver function module, in charge of receiving ARM control instruction .According to their instructions , this device sends control commands to other chip-driven functional modules , coordinating the entire data sampling process and ensuring data in accordance with parameters , such as the sampling rate , sampling mode and trigger mode , as well as the reliability of sampling data .
作者:林盛鑫, 钟惠球, 黄丁香,
关键词:数字存储示波器, 可编程逻辑器件, 超高速集成电路硬件描述语言
上一篇:基于数据采集的虚拟数字存储示波器
下一篇:模拟和数字示波器的较准